DO, with DC treated as margraetice. + ij | | i | 1 | | 1 | | T | | | | Land to the state of | | |------|------|---|----|---|---|-----|---|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | **** | ļ | | ļ. | | | l . | ŀ | 1 | 1 | The state of s | | | USN | ! | 1 | ſ | ! | | ŀ | 1 | 1 | 1 | | 15EC63 | | COL | | 1 | l | ł | | 1 | 1 | l | | | 13EC03 | | 1 | | ĺ | 1 | l | 1 | | ı | l . | | 501. Siz | | | | <br> | | | 1 | ı | | | 1 | | All All The Control of o | | # Sixth Semester B.E. Degree Examination, June/July 2018 VLSI Design Time: 3 hrs. Max. Marks: 80 Note: Answer any FIVE full questions, choosing one full question from each module. ### Module-1 - 1 a. Discuss the working of nMOS enhancement mode transistor operation with neat diagrams. - Explain the CMOS inverter DC characteristics highlighting the regions of operation. (10 Marks) #### OR - 2 a. With neat diagrams discuss the nMOS fabrication process steps. (09 Marks) - b. Explain the following: - (i) Channel length modulation - (ii) Noise Margin (07 Marks) ## Module-2 - 3 a. Discuss the CMOS design style with a diagram. - b. Draw the stick diagram for the following using CMOS logic: - (i) Y = A + B + C - (ii) 2 i/p NAND gate (05 Marks) (05 Marks) c. Discuss the different contact cuts with an example to each. (06 Marks) #### OR - 4 a. With a diagram derive an expression for sheet resistance and mention the R<sub>s</sub> values of metal, p and n transistor channels for 5 μm technology. (05 Marks) - b. Derive an equation for rise time and fall time with respect to CMOS inverter. (08 Marks) c. Draw the circuit and stick diagram for 2 i/p NOR gate using CMOS logic. (03 Marks) ## Module-3 - 5 a. Explain the constant field, constant voltage scaling models with a diagram and scaling effect table. (06 Marks) - b. Discuss the problems associated in VLSI design. How do you reduce them? (05 Marks) c. Discuss the different bus architectures. (05 Marks) ### OR 6 a. Discuss the design of a 4-bit adder. - (07 Marks) - b. With relevant diagram discuss Manchester carry chain operation. (05 Marks) c. Explain the carry select adder with a diagram. (04 Marks) #### Module-4 - 7 a. Discuss the programmable logic array with its structure and floor plan. - b. Discuss the architectural issues related to VLSI sub system design. (05 Marks) (06 Marks) c. Discuss the design of Data selectors. (05 Marks) | | | | | 15EC63 | |---|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | | 8 | a. | OR Explain the architecture of field programmable gate array. Discuss the FPGA abstractions with a diagram. | (10 Marks)<br>(06 Marks) | | | | b. | | , | | | 9 | a.<br>b. | Explain three transistor DRAM with its diagram and stick diagram. Discuss the ASM chart for JK flip flop with its NAND logic arrangement. | (07 Marks)<br>(09 Marks) | | | | | OR | | | | 10 | a.<br>b.<br>c. | Explain logic verification process with its functional equivalence diagram. Discuss the design for manufacturability. Discuss the Ad-hoc testing. | (06 Marks)<br>(06 Marks)<br>(04 Marks) | | | | | **** | | | | | ر. | S. C. | | | | , ( | | | | | 4 | | ¥ | | Š <sup>e</sup> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2 of 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2 of 2 | | | | | | | | | | | | | | 15EC63